English  |  正體中文  |  简体中文  |  全文筆數/總筆數 : 848/2341 (36%)
造訪人次 : 5000239      線上人數 : 78
RC Version 7.0 © Powered By DSPACE, MIT. Enhanced by NTU Library IR team.
搜尋範圍 查詢小技巧:
  • 您可在西文檢索詞彙前後加上"雙引號",以獲取較精準的檢索結果
  • 若欲以作者姓名搜尋,建議至進階搜尋限定作者欄位,可獲得較完整資料
  • 進階搜尋
    主頁登入上傳說明關於TFIR管理 到手機版
    請使用永久網址來引用或連結此文件: http://163.15.40.127/ir/handle/987654321/1910


    題名: VLSI Design of an SVM Learning Core on Sequential Minimal Optimization Algorithm
    作者: Kuan,
    Ta-Wen
    Wang, Jhing-Fa
    Wang, Jia-Ching
    Lin, Po-Chuan
    Gu, Gaung-Hui
    林博川
    (東方設計學院電子與資訊系)
    貢獻者: 東方設計學院電子與資訊系
    關鍵詞: Field-programmable gate array (FPGA)
    sequential minimal optimization (SMO)
    support vector machine (SVM)
    VLSI design
    日期: 2011-02
    上傳時間: 2015-07-14 14:21:10 (UTC+8)
    摘要: The sequential minimal optimization (SMO) algorithm has been extensively employed to train the support vector machine (SVM). This work presents an efficient application specific integrated circuit chip design for sequential minimal optimization. This chip is implemented as an intellectual property core, suitable for use in an SVM-based recognition system on a chip. The proposed SMO chip was tested and found to be fully functional, using a prototype system based on the Altera DE2 board with a Cyclone II 2C70 field-programmable gate array.
    關聯: IEEE transactions on very large scale integration (VLSI) systems, Vol. no.4, pp.673-683
    顯示於類別:[電子與資訊系(遊戲動畫系、動畫科)] 期刊論文

    文件中的檔案:

    沒有與此文件相關的檔案.



    在TFIR中所有的資料項目都受到原著作權保護.

    TAIR相關文章

    DSpace Software Copyright © 2002-2004  MIT &  Hewlett-Packard  /   Enhanced by   NTU Library IR team Copyright ©   - 回饋